Out-of-Order Dataflow Scheduling for FPGA Overlays

05/08/2017
by   Siddhartha, et al.
0

We exploit floating-point DSPs in the Arria10 FPGA and multi-pumping feature of the M20K RAMs to build a dataflow-driven soft processor fabric for large graph workloads. In this paper, we introduce the idea of out-of-order node scheduling across a large number of local nodes (thousands) per processor by combining an efficient node tagging scheme along with leading-one detector circuits. We use a static one-time node labeling algorithm to sort nodes based on criticality to organize local memory inside each soft processor. This translates to a small 6 FIFO-based first-come-first-serve approach used in previous studies, we deliver up to 50 the Arria10 10AX115S board, we can create an overlay design of up to 300 processors connected by high bandwidth Hoplite NoC at frequencies up to 250MHz.

READ FULL TEXT

Please sign up or login with your details

Forgot password? Click here to reset