VLSI Mask Optimization: From Shallow To Deep Learning

12/16/2019
by   Haoyu Yang, et al.
0

VLSI mask optimization is one of the most critical stages in manufacturability aware design, which is costly due to the complicated mask optimization and lithography simulation. Recent researches have shown prominent advantages of machine learning techniques dealing with complicated and big data problems, which bring potential of dedicated machine learning solution for DFM problems and facilitate the VLSI design cycle. In this paper, we focus on a heterogeneous OPC framework that assists mask layout optimization. Preliminary results show the efficiency and effectiveness of proposed frameworks that have the potential to be alternatives to existing EDA solutions.

READ FULL TEXT

page 1

page 2

page 3

page 4

research
07/08/2022

Large Scale Mask Optimization Via Convolutional Fourier Neural Operator and Litho-Guided Self Training

Machine learning techniques have been extensively studied for mask optim...
research
07/21/2020

DAMO: Deep Agile Mask Optimization for Full Chip Scale

Continuous scaling of the VLSI system leaves a great challenge on manufa...
research
08/29/2021

Airplane Detection Based on Mask Region Convolution Neural Network

Addressing airport traffic jams is one of the most crucial and challengi...
research
08/14/2018

Machine Learning for Heterogeneous Ultra-Dense Networks with Graphical Representations

Heterogeneous ultra-dense network (H-UDN) is envisioned as a promising s...
research
07/13/2018

Bridging the Gap Between Layout Pattern Sampling and Hotspot Detection via Batch Active Learning

Layout hotpot detection is one of the main steps in modern VLSI design. ...
research
08/25/2022

Mask-Mediator-Wrapper: A revised mediator-wrapper architecture for heterogeneous data source integration

This paper deals with the mediator-wrapper architecture. It is an import...

Please sign up or login with your details

Forgot password? Click here to reset